• JEDEC JESD 35-A
Provide PDF Format

Learn More

JEDEC JESD 35-A

  • PROCEDURE FOR WAFER-LEVEL-TESTING OF THIN DIELECTRICS
  • standard by JEDEC Solid State Technology Association, 03/01/2010
  • Publisher: JEDEC

$44.00$87.00


The revised JESD35 is intended for use in the MOS Integrated Circuit manufacturing industry. It describes procedures developed for estimating the overall integrity and reliability of thin gate oxides. Three basic test procedures are described, the Voltage-Ramp (V-Ramp), the Current-Ramp (J-Ramp) and the new Constant Current (Bounded J-Ramp) test. Each test is designed for simplicity, speed and ease of use. The standard has been updated to include breakdown criteria that are more robust in detecting breakdown in thinner gate oxides that may not experience hard thermal breakdown.

Related Products

JEDEC JESD 12-4

JEDEC JESD 12-4

ADDENDUM No. 4 to JESD12 - METHOD OF SPECIFICATION OF PERFORMANCE PARAMETERS FOR CMOS SEMICUSTOM INT..

$30.00 $60.00

JEDEC JESD 84-C44

JEDEC JESD 84-C44

EMBEDDED MULTIMEDIACARD (e-MMC) MECHANICAL STANDARD, WITH OPTIONAL RESET SIGNAL..

$27.00 $54.00

JEDEC JESD 381-A (R2002)

JEDEC JESD 381-A (R2002)

METHOD OF DIODE Q MEASUREMENT..

$30.00 $60.00

JEDEC JEP166A

JEDEC JEP166A

JC-42.6 MANUFACTURER IDENTIFICATION (ID) CODE FOR LOW POWER MEMORIES..

$27.00 $53.00