• JEDEC JESD 35-A
Provide PDF Format

Learn More

JEDEC JESD 35-A

  • PROCEDURE FOR WAFER-LEVEL-TESTING OF THIN DIELECTRICS
  • standard by JEDEC Solid State Technology Association, 03/01/2010
  • Publisher: JEDEC

$44.00$87.00


The revised JESD35 is intended for use in the MOS Integrated Circuit manufacturing industry. It describes procedures developed for estimating the overall integrity and reliability of thin gate oxides. Three basic test procedures are described, the Voltage-Ramp (V-Ramp), the Current-Ramp (J-Ramp) and the new Constant Current (Bounded J-Ramp) test. Each test is designed for simplicity, speed and ease of use. The standard has been updated to include breakdown criteria that are more robust in detecting breakdown in thinner gate oxides that may not experience hard thermal breakdown.

Related Products

JEDEC JESD20

JEDEC JESD20

STANDARD FOR DESCRIPTION OF 54/74ACXXXXX AND 54/74ACTXXXXX ADVANCED HIGH-SPEED CMOS DEVICES..

$96.00 $191.00

JEDEC JEP144

JEDEC JEP144

GUIDELINE FOR RESIDUAL GAS ANALYSIS (RGA) FOR MICROELECTRONIC PACKAGES..

$37.00 $74.00

JEDEC JESD47I

JEDEC JESD47I

STRESS-TEST-DRIVEN QUALIFICATION OF INTEGRATED CIRCUITS..

$36.00 $72.00

JEDEC JEP160

JEDEC JEP160

Long-Term Storage for Electronic Solid-State Wafers, Dice, and Devices..

$34.00 $67.00