• JEDEC JESD 36
Provide PDF Format

Learn More

JEDEC JESD 36

  • STANDARD DESCRIPTION OF LOW-VOLTAGE TTL-COMPATIBLE, 5 V TOLERANT CMOS LOGIC DEVICES
  • standard by JEDEC Solid State Technology Association, 06/01/1996
  • Publisher: JEDEC

$28.00$56.00


This standard outlines the standard dc specifications, test conditions, and test loading for logic products that are designed to tolerate input and output voltages which exceed the device's power supply. More specifically this standardizes 5 V - tolerant logic prducts that run from 'low voltage' (2.7 V to 3.6 V) power supplies. Products that meet this standard can be used to effectively interface between LVCMOS/LVTTL and 5 V TTL buses, bridging the gap between low-voltage and 5 V TTL busses.

Related Products

JEDEC JESD219A

JEDEC JESD219A

Solid-State Drive (SSD) Endurance Workloads..

$34.00 $67.00

JEDEC JEP119A

JEDEC JEP119A

A PROCEDURE FOR EXECUTING SWEAT..

$37.00 $74.00

JEDEC JESD 82-26

JEDEC JESD 82-26

DEFINITION OF THE SSTUB32868 REGISTERED BUFFER WITH PARITY FOR 2R x 4 DDR2 RDIMM APPLICATIONS..

$37.00 $74.00

JEDEC JESD15-4

JEDEC JESD15-4

DELPHI COMPACT THERMAL MODEL GUIDELINE..

$34.00 $67.00