• JEDEC JP001.01
Provide PDF Format

Learn More

JEDEC JP001.01

  • FOUNDRY PROCESS QUALIFICATION GUIDELINES (Wafer Fabrication Manufacturing Sites)
  • standard by JEDEC Solid State Technology Association, 05/01/2004
  • Publisher: JEDEC

$44.00$87.00


This document provides a guideline for the minimum set of measurements to qualify a new semiconductor wafer process. It is written with particular reference to a generic silicon based CMOS logic technology. While it may be applicable to other technologies (e.g. analog CMOS, bipolar, BICMOS, GaAs, etc.), some sections apply specifically to CMOS. No effort was made in the present document to cover all the qualification requirements for specific other technologies, e.g. Cu/Low K interconnects or ultra thin gate oxide. This publication, is co-sponsored by JEDEC JC-14.2 and the FSA (Fabless Semiconductor Association). It originated at the FSA as a technology specific document, and has evolved into a generic set of qualification requirements.

Related Products

JEDEC JESD89A

JEDEC JESD89A

MEASUREMENT AND REPORTING OF ALPHA PARTICLE AND TERRESTRIAL COSMIC RAY INDUCED SOFT ERRORS IN SEMICO..

$71.00 $141.00

JEDEC JESD 8-20A

JEDEC JESD 8-20A

POD15 - 1.5 V Pseudo Open Drain I/O..

$30.00 $60.00

JEDEC JESD 372 (R2009)

JEDEC JESD 372 (R2009)

THE MEASUREMENT OF SMALL-SIGNAL VHF-UHF TRANSISTOR ADMITTANCE PARAMETERS..

$27.00 $54.00

JEDEC JESD223B

JEDEC JESD223B

Universal Flash Storage Host Controller Interface (UFSHCI)..

$46.00 $91.00